# Unit 7 Registers, Counters and Memory units

A circuit with only flip-flops is considered a sequential circuit even in the absence of combinational gates. Certain MSI circuits that include flip-flops are classified by the operation that they perform rather than the name sequential circuit. Two such MSI components are **registers** and **counters**.

### Registers

- A register is a group of binary cells suitable for holding binary information. A group of flip-flops constitutes a register.
- An *n-bit* register has a group of *n* flip-flops and is capable of storing any binary information containing *n* bits.
- In addition to the flip-flops, a register may have combinational gates that perform certain dataprocessing tasks.

Various types of registers are available in MSI circuits. The simplest possible register is one that consists of only flip-flops without any external gates. Following fig. shows such a register constructed with four D-type flip-flops and a common clock-pulse input.

The clock pulse input, CP, enables all flip-flops, so that the information presently available at the four inputs can be transferred into the 4-bit register.





Fig: 4-bit register

### Register with parallel load

The transfer of new information into a register is referred to as *loading* the register. If all the bits of the register are loaded simultaneously with a single clock pulse, we say that the loading is done in parallel. A pulse applied to the *CP* input of the register of Fig. above will load all four inputs in parallel. When *CP* goes to 1, the input information is loaded into the register. If *CP* remains at 0, the content of the register is not changed. Note that the change of state in the outputs occurs at the positive edge of the pulse.

## **Shift Registers**

- A register capable of shifting its binary information either to the right or to the left is called a **shift register**. The logical configuration of a shift register consists of a chain of flip-flops connected in cascade, with the output of one flip-flop connected to the input of the next flip- flop. All flip-flops receive a common clock pulse that causes the shift from one stage to the next.
- The Shift Register is used for data storage or data movement and are used in calculators or computers to store data such as two binary numbers before they are added together, or to convert the data from either a serial to parallel or parallel to serial format. The individual data

latches that make up a single shift register are all driven by a common clock (Clk) signal making them synchronous devices. Shift register IC's are generally provided with a *clear* or *reset* connection so that they can be "SET" or "RESET" as required.

Generally, shift registers operate in one of **four different modes** with the basic movement of data through a shift register being:

- **Serial-in to Parallel-out (SIPO)** the register is loaded with serial data, one bit at a time, with the stored data being available in parallel form.
- Serial-in to Serial-out (SISO) the data is shifted serially "IN" and "OUT" of the register, one bit at a time in either a left or right direction under clock control.
- Parallel-in to Serial-out (PISO) the parallel data is loaded into the register simultaneously and is shifted out of the register serially one bit at a time under clock control.
- Parallel-in to parallel-out (PIPO) the parallel data is loaded simultaneously into the register, and transferred together to their respective outputs by the same clock pulse.

The effect of data movement from left to right through a shift register can be presented graphically as:



Also, the directional movement of the data through a shift register can be either to the left, (left shifting) to the right, (right shifting) left-in but right-out, (rotation) or both left and right shifting within the same register thereby making it *bidirectional*.

### Serial-in to Parallel-out (SIPO)



Fig: 4-bit Serial-in to Parallel-out Shift Register

### Operation

- Let's assume that all the flip-flops (FFA to FFD) have just been RESET (CLEAR input) and that all the outputs Q<sub>A</sub> to Q<sub>D</sub> are at logic level "0" i.e., no parallel data output.
- If a logic "1" is connected to the DATA input pin of FFA then on the first clock pulse the output of FFA and therefore the resulting Q<sub>A</sub> will be set HIGH to logic "1" with all the other outputs still remaining LOW at logic "0".
- Assume now that the DATA input pin of FFA has returned LOW again to logic "0" giving us one data pulse or 0-1-0.
- The second clock pulse will change the output of FFA to logic "0" and the output of FFB and Q<sub>B</sub> HIGH to logic "1" as its input D has the logic "1" level on it from Q<sub>A</sub>. The logic "1" has now moved or been "shifted" one place along the register to the right as it is now at Q<sub>A</sub>. When the third clock pulse arrives this logic "1" value moves to the output of FFC (Q) and so on until the arrival of the fifth clock pulse which sets all the outputs Q<sub>A</sub> to Q<sub>D</sub> back again to logic level "0" because the input to FFA has remained constant at logic level "0".
- The effect of each clock pulse is to shift the data contents of each stage one place to the right, and this is shown in the following table until the complete data value of 0-0-0-1 is stored in the register.



| Clock Pulse No     | QA     | QB    | QC  | QD |             |
|--------------------|--------|-------|-----|----|-------------|
| 0                  | 0      | 0     | 0   | 0  |             |
| 1                  | 1      | _ 0   | 0 _ | 0  |             |
| 2                  | 0      | 110   | 0   | 0  | ito ot      |
| 3                  | 0      | 0     | 71  | 0  | ILC OI      |
| 4                  | Ŏ      | 0     | 0   | 1  |             |
| 5                  | 0      | 0     | 0   | 0  |             |
|                    | F II I |       | 21  | 21 | rıno        |
|                    | ш      |       |     |    | $111\times$ |
| Data 0             | ,      | . ,   |     |    |             |
| Input 0            | 1      |       |     |    |             |
|                    |        |       | -   |    |             |
| CIk 1              | 2 3    | 4 4   | 5   |    |             |
| 1                  | i      |       |     |    |             |
| Q <sub>A</sub> 0   | 0 j 0  | j 0 j | 0   |    |             |
| 11 1               | 1      | 1 1   |     |    |             |
| Q <sub>B</sub> 0 0 | 0      | i 0 i | 0   |    |             |
|                    | 1      | _i i  |     |    |             |
| Qc 10 i 0 i        | 0      | 0     | 0   |    |             |
|                    |        | 1     |     |    |             |
| 0 0 0              | 0 0    |       | 0   |    |             |

→Commonly available SIPO IC's include the standard 8-bit 74LS164 or the 74LS594.

### Serial-in to Serial-out (SISO)

This shift register is very similar to the SIPO above, except were before the data was read directly in a parallel form from the outputs  $Q_A$  to  $Q_D$ , this time the data is allowed to flow straight through the register and out of the other end. Since there is only one output, the DATA leaves the shift register one bit at a time in a serial pattern, hence the name Serial-in to Serial-Out Shift Register or SISO. The SISO

shift register is one of the simplest of the four configurations as it has only three connections, the serial input (SI) which determines what enters the left hand flip-flop, the serial output (SO) which is taken from the output of the right hand flip-flop and the sequencing clock signal (Clk). The logic circuit diagram below shows a generalized serial-in serial-out shift register.



Fig: 4-bit Serial-in to Serial-out Shift Register

What's the point of a SISO shift register if the output data is exactly the same as the input data?

- →Well this type of Shift Register also acts as a temporary storage device or as a time delay device for the data, with the amount of time delay being controlled by the number of stages in the register, 4, 8, 16 etc or by varying the application of the clock pulses.
- → Commonly available IC's include the 74HC595 8-bit Serial-in/Serial-out Shift Register all with 3-state outputs.

### Parallel-in to Serial-out (PISO)

### [Refer to the class notes for this register]

The Parallel-in to Serial-out shift register acts in the opposite way to the serial-in to parallel-out one above. The data is loaded into the register in a parallel format i.e. all the data bits enter their inputs simultaneously, to the parallel input pins  $P_A$  to  $P_D$  of the register. The data is then read out sequentially in the normal shift-right mode from the register at Q representing the data present at  $P_A$  to  $P_D$ . This data is outputted one bit at a time on each clock cycle in a serial format. It is important to note that with this system a clock pulse is not required to parallel load the register as it is already present, but four clock pulses are required to unload the data.



Fig: 4-bit Parallel-in to Serial-out Shift Register

- → Advantage: As this type of shift register converts parallel data, such as an 8-bit data word into serial format, it can be used to multiplex many different input lines into a single serial DATA stream which can be sent directly to a computer or transmitted over a communications line.
- → Commonly available IC's include the 74HC166 8-bit Parallel-in/Serial-out Shift Registers.

### Parallel-in to Parallel-out (PIPO)

The final mode of operation is the Parallel-in to Parallel-out Shift Register. This type of register also acts as a temporary storage device or as a time delay device similar to the SISO configuration above. The data is presented in a parallel format to the parallel input pins  $P_A$  to  $P_D$  and then transferred together directly to their respective output pins  $Q_A$  to  $Q_D$  by the same clock pulse. Then one clock pulse loads and unloads the register. This arrangement for parallel loading and unloading is shown below.



Fig: 4-bit Parallel-in to Parallel-out Shift Register

The PIPO shift register is the simplest of the four configurations as it has only three connections, the parallel input (PI) which determines what enters the flip-flop, the parallel output (PO) and the sequencing clock signal (Clk). Similar to the Serial-in to Serial-out shift register, this type of register also acts as a temporary storage device or as a time delay device, with the amount of time delay being varied by the frequency of the clock pulses. Also, in this type of register there are no interconnections between the individual flip-flops since no serial shifting of the data is required.

# Ripple Counters (Asynchronous Counters)

- MSI counters come in two categories: ripple counters and synchronous counters.
- In a **ripple counter (Asynchronous Counter)**; flip-flop output transition serves as a source for triggering other flip-flops. In other words, the *CP* inputs of all flip-flops (except the first) are triggered not by the incoming pulses, but rather by the transition that occurs in other flip-flops.
- Synchronous counter, the input pulses are applied to all *CP* inputs of all flip-flops. The change of state of a particular flip-flop is dependent on the present state of other flip-flops.

### **Binary Ripple Counter**

A binary ripple counter consists of a series connection of complementing flip-flops (*T* or *JK* type), with the output of each flip-flop connected to the *CP* input of the next higher-order flip-flop. The flip-flop holding the least significant bit receives the incoming count pulses. The diagram of a 4-bit binary ripple counter is shown in Fig. below. All *J* and *K* inputs are equal to 1.



All J and K inputs are equal to 1. The small circle in the CP input indicates that the flip-flop complements during a negative-going transition or when the output to which it is connected goes from 1 to 0.

To understand the operation of the binary counter, refer to its count sequence given in Table.

- It is obvious that the lowest-order bit  $A_1$  must be complemented with each count pulse. Every time  $A_1$  goes from 1 to 0, it complements  $A_2$ . Every time  $A_2$  goes from 1 to 0, it complements  $A_3$ , and so on.
- For example: take the transition from count 0111 to 1000. The arrows in the table emphasize the transitions in this case.  $A_1$  is complemented with the count pulse. Since  $A_1$  goes from 1 to 0, it triggers  $A_2$  and complements it. As a result,  $A_2$  goes from 1 to 0, which in turn complements  $A_3$ .  $A_3$  now goes from 1 to 0, which complements  $A_4$ . The output transition of A<sub>4</sub>, if connected to a next stage, will not trigger the next flip-flop since it goes from 0 to 1. The flip-flops change one at a time in rapid succession, and the signal propagates through the counter in a ripple fashion.

Fig: 4-bit binary ripple counter

### Count Sequence

| A <sub>4</sub> | $A_3$ | $A_{z}$ | A,                      | Con                       | ditions for Complementing Flip-Flops             |
|----------------|-------|---------|-------------------------|---------------------------|--------------------------------------------------|
| 0              | 0     | 0       | 0                       | Complement A <sub>1</sub> |                                                  |
| 0              | 0     | 0       | 1                       | Complement A <sub>1</sub> | $A_1$ will go from 1 to 0 and complement $A_2$   |
| 0              | 0     | 1       | 0                       | Complement $A_1$          |                                                  |
| 0              | 0     | 1       | 1                       | Complement A <sub>1</sub> | $A_1$ will go from 1 to 0 and complement $A_2$ ; |
|                |       | \C      | $\downarrow \downarrow$ |                           | $A_2$ will go from 1 to 0 and complement $A_3$   |
| 0              | i     | ő       | ò                       | Complement A <sub>1</sub> |                                                  |
| 0              | 1     | 0       | 1                       | Complement $A_1$          | $A_1$ will go from 1 to 0 and complement $A_2$   |
| 0              | 1     | 1       | 0                       | Complement A <sub>1</sub> |                                                  |
| 0              | 1     | 1       | 1                       | Complement A <sub>1</sub> | $A_1$ will go from 1 to 0 and complement $A_2$ ; |
|                |       |         |                         |                           | $A_2$ will go from 1 to 0 and complement $A_3$ ; |
|                | \ C   | \(      | $\checkmark$            |                           | $A_3$ will go from 1 to 0 and complement $A_4$   |
| ì              | ď     | ŏ       | ò                       | and so on                 |                                                  |

### **BCD Ripple Counter (Decade Counter)**

A decimal counter follows a sequence of ten states and returns to 0 after the count of 9. Such a counter must have at least four flip-flops to represent each decimal digit, since a decimal digit is represented by a binary code with at least four bits. The sequence of states in a decimal counter is dictated by the binary code used to represent a decimal digit.



Fig: BCD ripple counter

BCD Counter above counts from 0 to 9. To count in decimal from 0 to 99, we need a two-decade counter. To count from 0 to 999, we need a three-decade counter.

Logic-1



# Synchronous Counters [Also Refer to class notes for this design]

Synchronous counters are distinguished from ripple counters in that clock pulses are applied to the *CP* inputs of *all* flip-flops. The common pulse triggers all the flip-flops simultaneously, rather than one at a time in succession as in a ripple counter. The decision whether a flip-flop is to be complemented or not is determined from the values of the *J* and *K* inputs at the time of the pulse. If J = K = 0, the flip-flop remains unchanged. If J = K = 1, the flip-flop complements.

# **Binary Counter** The design of synchronous binary counters is so simple that there is no need to go through a rigorous sequential-logic design process. In a synchronous Count enable binary counter, the flip-flop in the lowest-order position is complemented with every pulse. This means that it's J and K inputs must be maintained at logic-1. A flip-flop in any other position is complemented with a pulse provided all the bits in the lower-order positions are equal to 1, because the lower-order bits (when all 1's) will change to 0's on the next count pulse. Synchronous binary counters have a regular pattern and can easily be constructed with complementing flip-flops and gates. The regular pattern can be clearly seen from the 4-bit counter depicted in Fig by side. The CP terminals of all flip-flops are connected to a common clock-pulse source. The first stage A<sub>1</sub> has its J and K equal to 1 if the counter is enabled. The other J and K inputs are equal to 1 if all previous low-order bits are equal to 1 and the count is enabled. The chain of AND gates generates the required logic for the J and K inputs in each stage. The counter can be extended to any number of stages, with each stage having an additional flip-flop and an AND gate that gives an output of 1 if all previous flip-flop outputs are 1's. Fig: 4-bit Synchronous Binary Counter

ĊP

### **Binary Up-Down Counter**



In a synchronous count-down binary counter, the flip-flop in the lowest-order position is complemented with every pulse. A flip-flop in any other position is complemented with a pulse provided all the lower-order bits are equal to 0.

**Example**: if the present state of a 4-bit countdown binary counter is  $A_4A_3A_2A_1$  = 1100, the next count will be 1011. A<sub>1</sub> is always complemented. A2 is complemented because the present state of  $A_1 = 0$ .  $A_3$  is complemented because the present state of  $A_2A_1 = 00$ . But  $A_4$ is not complemented because the present state of  $A_3A_2A_1 = 100$ , which is not an all-0's condition.

- Same as Binary counter except that the inputs to the AND gates must come from the complement outputs Q' and not from the normal outputs Q of the previous flipflops.
- The two operations can be combined in one circuit. A binary counter capable of counting either up or down is shown in Fig. by side.
  - When **up** = 1, the circuit counts up, since the *T* inputs receive their signals from the values of the previous normal outputs of the flip-flops.
  - When **down** = 1 and **up** = 0, the circuit counts down



Fig: 4-bit up-down counter

### **BCD Counter**

A BCD counter counts in binary-coded decimal from 0000 to 1001 and back to 0000. Because of the return to 0 after a count of 9, a BCD counter does not have a regular pattern as in a straight binary count. To derive the circuit of a BCD synchronous counter, it is necessary to go through a design procedure discussed earlier.

The excitation for the *T* flip-flops is obtained from the present and next state conditions. An output *y* is also shown in the table. This output is equal to 1 when the counter present state is 1001. In this way, *y* can enable the count of the next-higher-order decade while the same pulse switches the present decade from 1001 to 0000. The flip-flop input functions from the excitation table can be simplified by means of maps. The unused states for minterms 10 to 15 are taken as don't-care terms.

| Present State |                |                |                | Next State            |                |                       | Output         |       | Flip-Flop Inputs |     |     |    |
|---------------|----------------|----------------|----------------|-----------------------|----------------|-----------------------|----------------|-------|------------------|-----|-----|----|
| <b>⊘</b> 8    | O <sub>4</sub> | O <sub>2</sub> | $Q_1$          | <i>O</i> <sub>3</sub> | O <sub>4</sub> | <i>O</i> <sub>2</sub> | Q <sub>1</sub> | У     | 7O8              | TQ4 | TQ2 | TO |
| 0             | 0              | 0              | 0              | 0                     | 0              | 0                     | 1              | 0     | 0                | 0   | 0   | 1  |
| 0             | 0              | 0              | 1              | 0                     | 0              | 1                     | 0              | 0     | 0                | 0   | 1   | 1  |
| 0             | 0              | 1              | 0              | 0                     | 0              | 1                     | 1              | 0     | 0                | 0   | 0   | 1  |
| 0             | 0              | 1              | 1              | 0                     | 1              | 0                     | 0              | 0     | 0                | 1   | 1   | 1  |
| 0             | 1              | 0              | 0              | 0                     | 1              | 0                     | 1              | 0     | 0                | 0   | 0   | 1  |
| 0             | 1              | 0              | 1              | 0                     | 1              | 1                     | 0              | 0     | 0                | 0   | 1   | 1  |
| 0             | 1              | 1              | 0              | 0                     | 1              | 1                     | 1              | 0     | 0                | 0   | 0   | 1  |
| 0             | 1              | 1              | 1              | 1                     | 0              | 0                     | 0              | 0     | 1                | 1   | 1   | 1  |
| 1             | 0              | 0              | 0              | <b>1</b>              | 0              | 0                     | 1              | 0     | 0                | 0   | 0 🚽 | 1  |
|               | 0              | 0              | N <sub>1</sub> | 0                     | 0              | 0                     | 0              | 100.7 | S-1-1            | 0   | 0   | 40 |

The simplified functions are:

$$TQ_1 = 1$$
 $TQ_2 = Q_8'Q_1$ 
 $TQ_4 = Q_2Q_1$ 
 $TQ_8 = Q_8Q_1 + Q_4Q_2Q_1$ 
 $y = Q_8Q_1$ 

The circuit can be easily drawn with four *T* flip-flops, five AND gates, and one OR gate. Synchronous BCD counters can be cascaded to form a counter for decimal numbers of any length.

### **Timing Sequences**

The sequences of operations in a digital system are specified by a control unit. The control unit that supervises the operations in a digital system would normally consist of timing signals that determine the time sequence in which the operations are executed. The timing sequences in the control unit can be easily generated by means of counters or shift registers.

### **Word-Time Generation**

The control unit in a serial computer must generate a *word-time* signal that stays on for a number of pulses equal to the number of bits in the shift registers. The word-time signal can be generated by means of a counter that counts the required number of pulses.





The timing diagram demonstrates the operation of the circuit. The start signal is synchronized with the clock and stays on for one clock-pulse period. After Q is set to 1, the counter starts counting the clock pulses. When the counter reaches the count of 7 (binary 111), it sends a stop signal to the reset input of the flip-flop. The stop signal becomes a 1 after the negative-edge transition of pulse 7. The next clock pulse switches the counter to the 000 state and also clears Q. Now the counter is disabled and the word-time signal stays at 0.

### **Timing Signals**

The control unit in a digital system that operates in the parallel mode must generate timing signals that stay on for only one clock pulse period. Timing signals that control the sequence of operations in a digital system can be generated with a shift register or a counter with a decoder. A *ring counter* is a circular shift register with only one flip-flop being set at any particular time; all others are cleared. The single bit is shifted from one flip-flop to the other to produce the sequence of timing signals.



- Figure (a) shows a 4-bit shift register connected as a ring counter. The initial value of the register is 1000, which produces the variable  $T_0$ . The single bit is shifted right with every clock pulse and circulates back from  $T_3$  to  $T_0$ . Each flip-flop is in the 1 state once every four clock pulses and produces one of the four timing signals shown in Fig (c). Each output becomes a 1 after the negative-edge transition of a clock pulse and remains 1 during the next clock pulse.
- The timing signals can be generated also by continuously enabling a 2-bit counter that goes through four distinct states. The decoder shown in Fig. (b) decodes the four states of the counter and generates the required sequence of timing signals.

### Point!

- To generate 2<sup>n</sup> timing signals, we need either a shift register with 2<sup>n</sup> flip-flops or an n-bit counter together with an n-to-2<sup>n</sup>-line decoder. For example, 16 timing signals can be generated with a 16-bit shift register connected as a ring counter or with a 4-bit counter and a 4-to-16-line decoder.
- It is also possible to generate the timing signals with a combination of a shift register and a decoder. In this way, the number of flip-flops is less than a ring counter, and the decoder requires only 2- input gates. This combination is sometimes called a *Johnson counter*.

### **Johnson Counter**

A **Johnson counter** is a k-bit <u>switch-tail ring counter</u> with 2k decoding gates to provide outputs for 2k timing signals.

- A **switch-tail ring counter** is a circular shift register with the complement output of the last flip-flop connected to the input of the first flip-flop.
- A k-bit **ring counter** circulates a single bit among the flip-flops to provide *k* distinguishable states.
- The number of states can be doubled if the shift register is connected as a *switch-tail* ring counter.



Fig: Construction of a Johnson counter

The eight AND gates listed in the table, when connected to the circuit will complete the construction of the Johnson counter. Since each gate is enabled during one particular state sequence, the outputs of the gates generate eight timing sequences in succession.

### **Operation:**

The decoding of a k-bit switch-tail ring counter to obtain 2k timing sequences follows a regular pattern. The all-0's state is decoded by taking the complement of the two extreme flip-flop outputs. The all-1's state is decoded by taking the normal outputs of the two extreme flip-flops. All other states are decoded from an adjacent 1, 0 or 0, 1 pattern in the sequence. For example, sequence 7 has an adjacent 0, 1 pattern in flip-flops B and C. The decoded output is then obtained by taking the complement of C and the normal output of C, or C and C are C and C are C and C are C and C are C are C and C are C and C are C are C and C are C are C and C are C and C are C are C and C are C are C and C are C and C are C and C are C are C and C are C and C are C are C and C are C are C and C are C and C are C are C and C are C and C are C and C are C are C and C are C are C and C are C and C are C are C and C are C and C are C and C are C are C and C are C are C and C are C and C are C and C are C are C and C are C and C are C are C and C are C and C are C and C are C and C are C are C and C are C are C are C and C are C and C are C and C are C are C and C are C are C and C are C and C are C are C and C are C are C and C are C and C are C are C and C are C and C are C and C are C are C and C are C are C and C are C

Johnson counters can be constructed for any number of timing sequences. The number of flip-flops needed is one-half the number of timing signals. The number of decoding gates is equal to the number of timing signals and only 2-input gates are employed.

# Memory unit (Random Access Memory-RAM)

- A memory unit is a collection of storage cells together with associated circuits needed to transfer information in and out of the device. Memory cells can be accessed for information transfer to or from any desired random location and hence the name random access memory, abbreviated RAM.
- A memory unit stores binary information in groups of bits called **words**. A word in memory is an entity of bits that move in and out of storage as a unit. A memory word is a group of 1's and 0's and may represent a number, an instruction, one or more alphanumeric characters, or any other binary-coded information.



Fig: Block Diagram of a memory unit

- The communication between a memory and its environment is achieved through:
  - *n* data input lines : provide information to be stored in memory
  - *n* data output lines: supply the information coming out of memory.
  - **k** address lines: specify particular word chosen among the many available.
  - two control inputs: specify the direction of transfer desired
- Each word in memory is assigned an identification number, called an address, starting from 0 and continuing with 1, 2, 3, up to 2k - I, where k is the number of address lines.
- Computer memories may range from 1024 words, requiring an address of 10 bits, to 232 words, requiring 32 address bits.

Conventions for Memory storage:

Memory address

K (kilo) = 
$$2^{10}$$
  
M (mega) =  $2^{20}$   
G (giga) =  $2^{30}$ 

Thus,  $64K = 2^{16}$ ,  $2M = 2^{21}$ , and  $4G = 2^{32}$ 

**Example:** Memory unit with a capacity of 1K words of 16 bits each. Since 1K = 1024 = 210 and 16 bits constitute two bytes, we can say that the memory can accommodate 2048 = 2K bytes.

| Binary     | decimal | Memory content   |
|------------|---------|------------------|
| 0000000000 | 0       | 1011010101011101 |
| 0000000001 | 1       | 1010101110001001 |
| 000000010  | 2       | 0000110101000110 |
|            | :       |                  |
| 1111111101 | 1021    | 1001110100010100 |
| 1111111110 | 1022    | 0000110100011110 |
| 1111111111 | 1023    | 1101111000100101 |

Fig: Possible content of 1024 x 16 memory

Each word contains 16 bits, which can be divided into two bytes. The words are recognized by their decimal address from 0 to 1023. The equivalent binary address consists of 10 bits. The first address is specified with ten 0's, and the last address is specified with ten 1's. A word in memory is elected by its binary address. When a word is read or written, the memory operates on all 16 bits as a single unit.

Memory address register (MAR): It is CPU register which contains the address of the memory words. If memory has k address lines, then MAR is of k-

Memory Buffer Register (MBR): It contains the word-data pointed by the MAR.

### **Write and Read Operations**

The two operations that a random-access memory can perform are the write and read operations. The write signal specifies a transfer-in operation and the read signal specifies a transfer-out operation. On accepting one of these control signals, the internal circuits inside the memory provide the desired function.

Write Operation: transferring a new word to be stored into memory

- 1. Transfer the binary address of the desired word to the address lines.
- 2. Transfer the data bits that must be stored in memory to the data input lines.
- 3. Activate the *write* input.

**Read Operation**: transferring a stored word out of memory

- 1. Transfer the binary address of the desired word to the address lines.
- 2. Activate the read input.

Commercial memory components available in IC chips sometimes provide the two control inputs for reading and writing in a somewhat different configuration. The memory operations that result from these control inputs are specified in Table below.

| Control Inputs to | Memory Chip | والمناشات والمناس       |  |
|-------------------|-------------|-------------------------|--|
| Memory Enable     | Read/Write  | Memory Operation        |  |
| 0                 | X           | None                    |  |
|                   | 0 🔷         | Write to selected word  |  |
|                   | 161         | Read from selected word |  |

The memory enable (sometimes called the **chip select**) is used to enable the particular memory chip in a multichip implementation of a large memory. When the memory enable is inactive, memory chip is not selected and no operation is performed. When the memory enable input is active, the read/write input determines the operation to be performed.

### IC memory (Binary Cell- BC)

The internal construction of a random-access memory of m words with n bits per word consists of  $m \times n$  binary storage cells and associated decoding circuits for selecting individual words. The binary storage cell is the basic building block of a memory unit.



Fig: Memory Cell